## Boise State University Department of Electrical and Computer Engineering EE 230 Digital Systems Test 3 – April 21, 2005

| Name: | Very. |  |
|-------|-------|--|
|       |       |  |

<u>Instructions</u>: Show all steps and logic circuits for full or partial credits. It is very important that you write clearly, so that your test can be graded appropriately and fairly. This is a closed book and closed notes test.

1. (5 points) Explain the basic differences between a latch and a flip-flop.

2. (5 points) Explain the basic differences between combination and sequential digital circuits.

memory

3. (15 points) Derive the state and output equations, and state-assignment table for the circuit shown. Is this a



$$\lambda' = \beta' M + \beta' M$$

$$\lambda' = \beta' M + \beta' M$$

$$X = M + \beta' M$$

|               | Next state | out he     |
|---------------|------------|------------|
| Proswet State | YIYO TITO  | . MED ME 1 |
| 2120          | 00 01      | 0 0        |
| 60            | 00 10      | 0          |
| 81            | 00 11      | 0 0        |
| 10            | 00 11      | 0 . 1      |

4. (30 points) Design (includes the state diagram, state table, state-assigned table, and logic circuit) a counter that counts in the sequence 0, 2, 1, 3 when w = 0. If w = 1, the count sequence is reverse which is 3,1,2,0. Use D flipflops for your design. Use Moore state machine design method.

| counts in the sequence 0, 2, 1 flops for your design. Use Mo | ore state machine de | esign method.         | MAN S            | e which is                              | out put          |
|--------------------------------------------------------------|----------------------|-----------------------|------------------|-----------------------------------------|------------------|
| P3 1000                                                      | 10                   | A BC D                | B<br>C<br>D<br>A | DABC                                    | C 2 - 3          |
| 00                                                           | 0 00                 | Dest price ZiZo 00 10 | TY:              | No 1 | 0 01 11 00 01 10 |
|                                                              | FF 190               | 20                    | Y = Yo =         | WE J.                                   | D).              |
|                                                              | OFF YO               | ZI                    | 121 800 O        |                                         | 20)              |
| CIF                                                          |                      | 2 of 3                | 21=              | 0 (                                     | 2= 3             |

5. (45 points) A given finite state machine has an input, w, and an output, z. During two consecutive clock pulses, a sequence of two values of the w signal is applied. Design a finite state machine that produces z = 1 when it detects that either the sequence w:01 or w:10 has been applied; otherwise, z=0. After the second clock pulse, the machine has to be again in the reset state (or initial state), ready for the next sequence. Use one-hot encoding. You should show the state diagram, state table, state-assigned table (one-hot encoding), and the logic equations.



10